Numeration systems
Float and Double representation
CISC and RISC

1

## Important quote!

•There are 10 types of people in the world: Those who understand binary and those who don't.



# The basics

- Humans: typically use the decimal system for calculations (although other systems exist)
- Computers: typically use the binary system for calculations
- → Thus, a conversion is necessary
- Additionally, computer systems use other representations such as octal or hexadecimal for the more compact representation of larger binary numbers
- → Therefore, it is important to understand some mathematical foundations of and relations between the different numbering systems

## **Number Systems**

- Hexadecimal system: we typically use the letters A to F to represent the digits with values 10 to 15
- Binary system: most important system inside a computer
- Octal and Hexadecimal systems: very simple to convert into the binary system, easier to read.

| Base (b) | Number system      | Alphabet                        |
|----------|--------------------|---------------------------------|
| 2        | Binary system      | 0,1                             |
| 8        | Octal system       | 0,1,2,3,4,5,6,7                 |
| 10       | Decimal system     | 0,1,2,3,4,5,6,7,8,9             |
| 16       | Hexadecimal system | 0,1,2,3,4,5,6,7,8,9,A,B,C,D,E,F |

5

|        | : numera<br>Decimal | Signal + | , 2         | Hex decimal |
|--------|---------------------|----------|-------------|-------------|
| Binary | (unsigned)          | Module   | complements | Tiox dodina |
| 0000   | Ò                   | 0        | 0           | 0           |
| 0001   | 1                   | 1        | 1           | 1           |
| 0010   | 2                   | 2        | 2           | 2           |
| 0011   | 3                   | 3        | 3           | 3           |
| 0100   | 4                   | 4        | 4           | 4           |
| 0101   | 5                   | 5        | 5           | 5           |
| 0110   | 6                   | 6        | 6           | 6           |
| 0111   | 7                   | 7        | 7           | 7           |
| 1000   | 8                   | 0        | -8          | 8           |
| 1001   | 9                   | -1       | -7          | 9           |
| 1010   | 10                  | -2       | -6          | Α           |
| 1011   | 11                  | -3       | -5          | В           |
| 1100   | 12                  | -4       | -4          | С           |
| 1101   | 13                  | -5       | -3          | D           |
| 1110   | 14                  | -6       | -2          | E           |
| 1111   | 15                  | -7       | -1          | F           |

## Conversion between bases

#### Binary for decimal

```
Sum the powers of 2 from all digits with 1
```

7 6 5 4 3 2 1 0

01100010 = 2^6+2^5+2^1=64+32+2=98

7 6 5 4 3 2 1 0

 $01111101 = 2^6+2^5+2^4+2^3+2^2+2^0=64+32+16+8+4+1=125$ 

#### Decimal to binary

```
40 = 32+8 = 00101000
```

60 = 64-4 = 63-3 = 00111111 - 00000011 = 00111100

120 = 128-8 = 127-7 = 01111111 - 00000111 = 01111000

7

## Conversion between bases

|                                                                                                                                                                                                                                           | Binary                                                                                                       | Hex decimal                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| Binary to hex  1° Join groups of 4 bits from the right to de left  2° Convert each group of 4 bits in one single hex symbol  1110 1110 0101 0001 0111 0101 1001 1111  E E 5 1 7 5 9 F  Hex to binary  Converter each hex symbol in 4 bits | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1011<br>1100<br>1101<br>1110 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>A<br>B<br>C<br>D<br>E<br>F |
|                                                                                                                                                                                                                                           |                                                                                                              |                                                                              |

 $2^4 = 16 \implies 4 \text{ binary digits} \rightarrow 1 \text{ hexadecimal digit}$ 



9

## Negative numbers

- Absolute value plus sign (V+S)
- Ones' complement
- Two's complement

# Representation with absolute value plus sign (V+S)

- One digit represents the sign, typically the MSB
  - MSB = Most Significant Bit
- The leftmost bit represents the sign of a number (by convention)
  - MSB = 0 **→** positive number
  - MSB = 1 → negative number
- Example:
  - 0001 0010 = +18 • 1001 0010 = -18
- Disadvantages:
  - Separate handling of the signs during addition and subtraction
  - There are two representations of the number 0
    - One with positive and one with negative sign (+0 and -0)

11

## Ones' complement

- Flip all single bits of a binary number to get the number with a reversed sign.
- This is called a ones' complement
  - *n* is the number of digits, e.g.  $n=4 \Rightarrow 4$  bit numbers
- Example:

$$4_{10}^{+} = 0100_{2}$$
  $\rightarrow$   $-4_{10} = 1011_{oc}$   
 $-4_{10} = (2^{4} - 1) - 4 = 11_{10} = 1011_{2}$ 

- Again, negative numbers have the MSB = 1
- Advantage (compared to absolute value plus sign)
  - No separate handling of the MSB during addition or subtraction
- Disadvantage
  - Still two representations of zero (0000 and 1111 for 4 bit numbers)

## Two's complement

- Avoid the disadvantage by adding 1 after applying ones' complement:
- This results in the two's complement:
- Only one representation of the zero!
  - $\begin{array}{ccc} 0 \dots 0 & & \Rightarrow & 1 \dots 1_{oc} \\ & \Rightarrow & 0 \dots 0_{tc} \end{array}$

13

## Two's complement

- Disadvantage:
  - Asymmetric interval of numbers that can be represented
  - The lowest number has a greater absolute value (by 1) than the highest number
- Example: 3 bit two's complement numbers
- Again, negative numbers have the MSB = 1



Represent -77<sub>10</sub> using 8 bits

Flip all the bits

Value plus sign:  $-77 = 1100 \ 1101_2$ 

Ones' complement:  $-77 = 1011 \ 0010_2$ 

Add 1

Two's complement:  $-77 = 1011 \ 0011_2$ 

15

## Offset binary / excess / biased representation

- Commonly used for the representation of exponents of floating point numbers (but also e.g. in signal processing as the converters are unipolar, i.e., they cannot handle negative values).
- This representation of an exponent is also called characteristic.
- The whole number range is shifted by adding a constant value (offset/excess/bias) so that the smallest number (largest negative value) gets the representation **0...0**.
- Assuming n digits: Offset = 2<sup>n-1</sup>
   Example: n=8 → Offset 128
- The number range is asymmetric.



| Size     | Typical names                                                                                                                            | Sign     | Number range (using two's complement) |                           |
|----------|------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------|---------------------------|
| (bit)    |                                                                                                                                          |          | min                                   | ma                        |
|          | char, octet, byte, modern: int8_t or uint8_t                                                                                             | signed   | -128                                  | 12                        |
|          |                                                                                                                                          | unsigned | 0                                     | 25!                       |
| 16       | Word, Short/short, Integer,                                                                                                              | signed   | -32,768                               | 32.76                     |
| 10       | modern: int16_t or uint16_t                                                                                                              | unsigned | 0                                     | 65.53                     |
|          | DWord/Double Word, int, long<br>(Windows on 16/32/64 bit<br>systems; Unix/Linux on 16/32 bit<br>systems), modern: int32_t or<br>uint32_t | signed   | -2,147,483,648                        | 2,147,483,64              |
| 32       |                                                                                                                                          | unsigned | 0                                     | 4,294,967,29              |
| 64       | Int64, QWord/Quadword, long<br>long, Long/long (Unix/Linux on 64                                                                         | signed   | -9,223,372,036,854,<br>775,808        | 9,223,372,036,854,775,80  |
| 04       | bit systems), modern: int64_t or uint64_t                                                                                                | unsigned | 0                                     | 18,446,744,073,709,551,61 |
| 128 Int: | Int128, Octaword, Double<br>Quadword                                                                                                     | signed   | ≈ -1.70141·10³8                       | ≈ 1.70141·10³             |
| 120      |                                                                                                                                          | unsigned | 0                                     | ≈ 3.40282·10³             |
|          |                                                                                                                                          |          |                                       |                           |

| Floating point type | Memory requirement | Range                                                   |
|---------------------|--------------------|---------------------------------------------------------|
| Float               | 4 bytes            | ±3.40282347E+38F i.e. 6-7 significant digits            |
| Double              | 8 bytes            | ±1.79769313486231570E+308 i.e. 15-16 significant digits |



Exponent (11 bits) Excess from 1023 Decimal part 52 bits

# signal (1,decimal parte)\*2<sup>(exponent-1023)</sup>



21

## Floating numbers representation

Practical exercises

```
Rules:
```

1. Put the number in format signal (1,decimal part)\*2<sup>(exponent)</sup>
If de number is grater or equal to 2

While the number is grater or equal to 2

Divide the number by 2

(the exponent is the number of divisions)

Else if the number is less than 1

While the number is less then  ${\bf 1}$ 

multiply the number by 2

(the exponent is the negative number of multiplications)

Else

(the exponent is 0)

- 2. Put number in format signal (1,decimal parte)\*2<sup>(exponent-127 or-1023)</sup>
- 3. Find the bit for signal, the bits for decimal part and the bits for exponent

## Floating numbers representation

Practical exercises

#### Represent in single precision 3,5

Since the number is greater or equal to 2, we must divide the number until we get a number less then 2.

3,5/2=1,75

3,5= 1,75\*2<sup>1</sup>

3,5=1,75\*2<sup>(128-127)</sup>

Signal 0

Exponent=128. Bit sequence:10000000

Final result in hex: 40600000H

23

### **Exercices**

Please represente in **Float** e **Double** formats the follwing decimal numbers. Clearly identify the signal bit, exponent and decimal part.

- a) 2
- b) -2
- c) 4
- d) 6.5
- e) 10

# CISC (Complex Instruction Set Computer) vs RISC (Reduced Instruction Set Computer).



| RISC                                                        | CISC                                                                    |
|-------------------------------------------------------------|-------------------------------------------------------------------------|
| 1. RISC stands for Reduced Instruction Set                  | CISC stands for Complex Instruction Set                                 |
| Computer.                                                   | Computer.                                                               |
| 2. RISC processors have simple instructions                 | 2. CSIC processor has complex instructions that                         |
| taking about one clock cycle.                               | take up multiple clocks for execution.                                  |
| 3. Performance is optimized with more focus on              | 3. Performance is optimized with more focus or                          |
| software                                                    | hardware.                                                               |
| 4. It has no memory unit and uses a separate                | 4. It has a memory unit to implement complex                            |
| hardware to implement instructions                          | instructions.                                                           |
| 5. The instruction set is reduced i.e. it has only          | 5. The instruction set has a variety of different                       |
|                                                             | instructions that can be used for complex operations.                   |
|                                                             | 6. CISC already supports complex addressing modes                       |
| 0                                                           |                                                                         |
|                                                             | 7. Only has a single register set                                       |
|                                                             | 8. Execution time is very high                                          |
|                                                             | 9. Decoding of instructions is complex                                  |
| 10. It does not require external memory for<br>calculations | 10. It requires external memory for calculations                        |
| 11. The most common RISC microprocessors are                | 11. Examples of CISC processors are the                                 |
|                                                             | System/360, VAX, PDP-11, Motorola 68000 family, AMD and Intel x86 CPUs. |
| 12. RISC architecture is used in high-end                   | 12. CISC architecture is used in low-end                                |
|                                                             | applications such as security systems, home automation, etc.            |



Basic architecture of a simple micro processor data and address bus bus interface instructions data (opt.) (opt.) register control signals external control unit data control signals ALU control signals data









#### Control Unit

- The control unit controls all the components
- The clock generates the system clock for distribution to all components
- **Opcode registers** contain the portion of the instruction that specifies the currently executed operation to be performed (and maybe some additional opcodes)
- The **decoder** (often micro-programmable) generates all control signals for the components and uses status signals and opcode as input
- The **control register** stores the current status of the control unit

33

## Clocking / synchronization

- Synchronous sequential circuit
- Typically, CPUs use dynamic (clocked) logic
- State is stored in gate capacitances
- Static logic uses flip-flops instead
- Minimum clock-speed required
- Otherwise, stored bits are lost due to leakage before the next clock-cycle
- Complex clock distribution network on-chip required



## Micro programmable control unit

- The processor stores a microprogram for each instruction
- Microprogram: sequence of micro instructions
- Normal users cannot change the microprogram of a processor
- However, manufacturers can update the microprogram
- Pure RISC processors typically do not use microprograms but a fixed sequential circuit.

35

### Phases of instruction execution

- Instruction fetch
- Load the next instruction into the opcode register
- Instruction decode
- Get the start address of the microprogram representing the instruction
- Execution
- The microprogram controls the instruction execution by sending the appropriate signals to the other components and evaluating the returned signals

## Opcode register

- The opcode register consists of several registers because
- different instructions may have different sizes (1 byte, 2 bytes, 3 bytes ...)
- opcode prefetching may speed-up program execution
  - while decoding the current instruction the following instructions may be prefetched
  - this supports pipelining, branch prediction etc. (covered later)



37

## Control register

- The control register stores the current state of the control unit.
- This influences e.g. instruction decoding, operation mode.
- The meaning of the bits depend on the processor.
- Examples:
  - Interrupt enable bit
  - determines if the processor reacts to interrupts
  - Virtual machine extensions enable
  - enable hardware assisted virtualization on x86 CPUs
  - User mode instruction prevention
  - if set, certain instructions cannot be executed in user level



### **Execution unit**

- The execution unit executes all logic and arithmetic operations controlled by the control unit.
- Examples:
  - Integer and float arithmetic operations
  - Logic operations, shifting, comparisons
  - All address related operations
  - Speculative operations (covered later)
  - Complex memory management, memory protection
  - ...
- Status register informs the control unit about the state of the processor after an operation
  - Examples: carry, overflow, zero, sign
- Operand registers, accumulators etc.: additional registers for temporary results, fetched operators etc.

# Status register (flag register, Condition Code Register CCR)



41

## Flags

- Overflow Flag (OF) It indicates the overflow of a high-order bit (leftmost bit) of data after a signed arithmetic operation.
- **Direction Flag (DF)** It determines left or right direction for moving or comparing string data. When the DF value is 0, the string operation takes left-to-right direction and when the value is set to 1, the string operation takes right-to-left direction.
- Interrupt Flag (IF) It determines whether the external interrupts like keyboard entry, etc., are to be ignored or processed. It disables the external interrupt when the value is 0 and enables interrupts when set to 1.
- Trap Flag (TF) It allows setting the operation of the processor in singlestep mode. The DEBUG program we used sets the trap flag, so we could step through the execution one instruction at a time.

### Flags

- Sign Flag (SF) It shows the sign of the result of an arithmetic operation. This flag is set according to the sign of a data item following the arithmetic operation. The sign is indicated by the high-order of leftmost bit. A positive result clears the value of SF to 0 and negative result sets it to 1.
- Zero Flag (ZF) It indicates the result of an arithmetic or comparison operation. A nonzero result clears the zero flag to 0, and a zero result sets it to 1.
- Auxiliary Carry Flag (AF) It contains the carry from bit 3 to bit 4 following an arithmetic operation; used for specialized arithmetic. The AF is set when a 1-byte arithmetic operation causes a carry from bit 3 into bit 4.
- Parity Flag (PF) It indicates the total number of 1-bits in the result obtained from an arithmetic operation. An even number of 1-bits clears the parity flag to 0 and an odd number of 1-bits sets the parity flag to 1.
- Carry Flag (CF) It contains the carry of 0 or 1 from a high-order bit (leftmost) after an arithmetic operation. It also stores the contents of last bit of a *shift* or *rotate* operation.

43

## Program Status Word (PSW)

- Status register plus control register determine the current state of a processor
  - Result of an operation
  - Privilege level
  - ..
- Together with the program counter (address of the current or next instruction) these registers determine the state of the processor at a certain instruction of a program (or process, task, ...).
- The PSW combines the registers and program counter for simpler manipulation.
  - Pushed to stack before context switch (e.g. switch to another process)
  - Pulled from stack to continue execution of an interrupted process

## Typical (simple) operations of an ALU

- Arithmetic
  - · Addition with/without carry
  - Subtraction with/without carry
  - Increment/decrement
  - Multiplication with/without sign
  - Division with/without sign
  - Two's complement
- Logical
  - NOT
  - AND
  - OR

- XOR

- · Shift and rotation
  - Shift left
  - · Shift right
  - Rotate right without carry
  - Rotate right with carry
  - · Rotate left without carry
  - Rotate left with carry
- Memory
  - Transfer
  - · Load, store

45

### Complex Instruction Set Computer (CISC)

- · Reasons for CISC
  - Execution of complex instructions faster than execution of equivalent programs with the same function
  - · Micro programming allows for more complex instructions
  - More complex instructions lead to shorter programs thus faster loading (transfer-rate gap between CPU internally and CPU-main memory)
  - Bigger is better more instructions sound more powerful...it's marketing!
  - Direct support of programming constructs of higher languages using more complex instructions (e.g. string compare)
  - Support of specialized powerful compilers
  - Compatibility (we can do everything like before plus xyz)
  - Support of special purpose applications (e.g. matrix operations)
- more transistors/chip, higher programming languages and special purpose applications favor "complex" instructions

## Complex Instruction Set Computer (CISC)

#### • Reasons against CISC

- Much faster main memories (argument of the 80's, today again a problem) and the use of cache memory speed-up program execution
- Micro programs are more and more complex (so where is the difference between programming and micro programming...)
- Replacement of complex instructions using several simpler (much faster) instructions
- Longer development cycles
- Very complex control units
- Large micro programs with (potentially with errors)
- Real programs use only a small fraction of the large instruction set frequently!

47

# The 10 most used instructions in SPECint92 for Intel x86

| Instruction            | Percentage [%] |
|------------------------|----------------|
| load                   | 22             |
| conditional branch     | 20             |
| compare                | 16             |
| store                  | 12             |
| add                    | 8              |
| and                    | 6              |
| sub                    | 5              |
| move register-register | 4              |
| call                   | 1              |
| return                 | 1              |
| Total                  | 95             |

#### Limitations of CISC architectures

- Usage of instructions (80/20 rule)
  - Only 20% of the instructions used frequently
  - Many powerful instructions (rarely used)
  - Complex instruction format(s)
  - Micro programming
- Critical problem: number of cycles per instruction (CPI)
  - Many classical CISC architectures have CPI >> 2
    - Motorola MC68030: CPI = 4-6
    - Intel 80386: CPI = 4-5
  - BUT: optimized code for Pentium/Itanium/... typical CPI ≈ 1
    - Superscalar processors e.g. issuing 4 instructions in parallel could theoretically go down to 0.25, but: floating-point, SIMD, branch mis-predictions, memory latency ...

49

## Reduced Instruction Set Computer (RISC)

- The instruction set consists of
  - a few, absolutely necessary instructions (≤ 128) and
  - instruction formats (≤ 4) with a
  - fixed instruction length of 32 bit and only some
  - addressing modes (≤ 4).
- This allows a much simpler implementation of the control unit and saves space on the chip for additional units.
- Many general-purpose registers, at least 32, are needed.
- Memory access is only possible via special load and store instructions.

### Reduced Instruction Set Computer (RISC)

- Memory access is via load and store operations only.
- All other instructions work on the CPU registers only, e.g., arithmetic operations load operands from registers and store results in registers only.
- This basic principle is called
  - register/register architecture or
  - load/store architecture and is typical for many (original) RISC computers.

51

#### **RISC**

- If possible, all instructions should be implemented in a way that they finish within a single processor cycle.
- Consequence: pure RISC processors do not use micro programming
  - RISC processors introduced enhanced pipelining mechanisms (today, many processors use pipelining for the micro instructions, e.g., Pentium 4 and up).
- Furthermore, the early RISC processors had a software-controlled pipeline (compilers inserted delay NOPs, introduced delayed jumps etc.) instead of special hardware.
- Aside
  - PC processors like the Pentium 4 (and up) use micro programming, the internal micro architecture (netburst) is rather RISC, the ISA is CISC.

#### **RISC**

- Reasons for
  - Single-chip implementation (yes, today "everything" fits on a single chip)
  - Shorter development cycles
  - Higher clock rates, pipelining
  - Re-use of saved chip space for, e.g., cache
- Reasons against
  - Bottleneck in the memory interface, today again main memory is much slower compared to internal registers/cache
  - Space on a chip is not that critical anymore

53

## CISC / RISC

- Pure RISC prefer the Harvard architecture
  - Separate memory for instructions and data (operands) and, thus, two address and two data busses
  - ightharpoonup parallel fetching of instruction(s) and operand(s) possible
- Simplified versions
- 1. Two separate bus systems up to the L1 caches, but only one main memory/unified L2/L3 cache (cheaper, standard with today's systems)
- 2. Only a single, multiplexed bus system

## CISC / RISC

- Control unit
  - Hard-wired
  - Instruction register is a simple FIFO queue
  - Each pipeline stage has its own register
  - A simple combinational circuit can "interpret" the OpCodes in each stage directly
- Register file
  - Consists of a large number of (general purpose) registers
  - Supports the simultaneous selection of several registers
    - E.g. 4 port register file: simultaneous write in R0, R1 and read from R2, R3

55

